## Simulation in ModelSim (Libero)

Created by: David Rubio G.

Blog post: <a href="https://soceame.wordpress.com/2025/03/11/simulation-in-modelsim-libero/">https://soceame.wordpress.com/2025/03/11/simulation-in-modelsim-libero/</a>

Blog: https://soceame.wordpress.com/

GitHub: https://github.com/DRubioG

Last modification date: 11/03/25

In this post I will explain how to simulate using the ModelSim that comes included with Libero. To do this, the first thing to do is to have a FW file in the Libero hierarchy.



The next thing we do is create a testbench by clicking on *Create HDL Testbench*.



It asks us for the name of the testbench.



The first thing it does is create a testbench model.

```
library ieee;
use ieee.std logic 1164.all;
entity leds tb is
end leds tb;
architecture behavioral of leds tb is
    constant SYSCLK PERIOD : time := 5 ns; -- 200MHZ
    signal SYSCLK : std logic := '0';
    signal NSYSRESET : std logic := '0';
-
  component leds
       -- ports
E
       port (
           -- Inputs
           clk : in std logic;
           rst_n : in std logic;
           -- Outputs
           led : out std_logic_vector(3 downto 0);
            clk out : out std logic
           -- Inouts
       );
    end component;
begin
   process
```

We can change this model to the testbench model we want.

```
library ieee;
use ieee.std logic 1164.all;
entity leds tb is
end leds tb;
architecture behavioral of leds tb is
    constant SYSCLK PERIOD : time := 10 ns; -- 100M
1
    component leds
        -- ports
E
       port (
            clk : in std logic;
            rst n : in std logic;
            led : out std logic vector (3 downto 0);
            clk out : out std logic
    end component;
signal clk : std logic := '0';
signal rst n : std logic;
signal led : std logic vector(3 downto 0);
signal clk_out : std_logic;
begin
    -- Clock Driver
    clk <= not clk after (SYSCLK PERIOD / 2.0 );
    rst_n <= '0', '1' after 50ns;
DUT : leds
-
        port map (
           clk => clk,
            rst n => rst n,
            led => led,
            clk out => clk out
end behavioral;
```

We can use the *Check HDL File* option to check if we have no errors in the code.



Then in the *Stimulus* tab, the structured testbench appears with the FW to simulate.



The next thing to do is to convert the testbench into the simulation file, to do this we click on *Set as active stimulus*.



When you click on it, the simulation symbol appears next to it, this is good because we can have different simulations in a single project.



The next step is to click Simulate to open ModelSim.



ModelSim will open automatically.



## MODELSIM™ Simulation Environment

## Unpublished work. ©2024 Siemens

This material contains trade secrets or otherwise confidential information owned by Siemens Industry Software Inc. or its affiliates (collectively, "SISW"), or its licensors. Access to and use of this information is strictly limited as set forth in the Customer's applicable agreements with SISW.

When ModelSim opens, it appears that you have done a mini-simulation of the project.



The ModelSim controls are as follows.

• **Visual control:** this option allows you to zoom in or put the entire simulation in a single tab (the blue magnifying glass).



• **Simulation control:** from left to right, the first icon is the simulation reset; the next is the simulation step; the next is the simulation with the previous time; the next is the point-topoint simulation; the next is the simulation without time restriction (the simulation will not be seen until it is stopped); the next is the simulation cancellation; and the last is the simulation stop without time restriction.



To add more ports and signals to the simulation you have two ways. Right-click the module you 3.Mordiniess.col want to add the signals to and then *Add Wave*.



Or mark the module and click on the plus with the green symbol.



The simulation would look like this.



**NOTE**: All files for both FW and testbench are in the work library.



ementation, electric de la company de la com The rest of the simulations, such as post-synthesis and post-implementation, are done in the same way.